首页 > 器件类别 >

PDU108H

3-bit, ecl-interfaced programmable delay line (series pdu108h)

厂商名称:Data Delay Devices

下载文档
文档预览
PDU108H
3-BIT, ECL-INTERFACED
PROGRAMMABLE DELAY LINE
(SERIES PDU108H)
FEATURES
Digitally programmable in 8 delay steps
Monotonic delay-versus-address variation
Precise and stable delays
Input & outputs fully 10KH-ECL interfaced & buffered
Fits standard 16-pin DIP socket
GND
ENB
1
2
16
15
data
3
®
delay
devices,
inc.
PACKAGES
GND
OUT
IN
A0
VEE
6
7
8
10
9
A1
A2
GND
ENB
N/C
N/C
N/C
IN
A0
VEE
1
2
3
4
5
6
7
8
16
15
14
13
12
11
10
9
GND
OUT
N/C
N/C
N/C
N/C
A1
A2
PDU108H-xx DIP
PDU108H-xxM Military DIP
PDU108H-xxC3 SMD
PDU108H-xxMC3 Mil SMD
FUNCTIONAL DESCRIPTION
The PDU108H-series device is a 3-bit digitally programmable delay line.
The delay, TD
A
, from the input pin (IN) to the output pin (OUT) depends on
the address code (A2-A0) according to the following formula:
TD
A
= TD
0
+ T
INC
* A
PIN DESCRIPTIONS
IN
OUT
A2
A1
A0
ENB
VEE
GND
Signal Input
Signal Output
Address Bit 2
Address Bit 1
Address Bit 0
Output Enable
-5 Volts
Ground
where A is the address code, T
INC
is the incremental delay of the device,
and TD
0
is the inherent delay of the device. The incremental delay is
specified by the dash number of the device and can range from 0.5ns
through 50ns, inclusively. The enable pin (ENB) is held LOW during
normal operation. When this signal is brought HIGH, OUT is forced into a LOW state. The address is not
latched and must remain asserted during normal operation.
SERIES SPECIFICATIONS
Total programmed delay tolerance:
5% or 1ns,
whichever is greater
Inherent delay (TD
0
):
2.8ns typical
Setup time and propagation delay:
Address to input setup (T
AIS
):
3.6ns
Disable to output delay (T
DISO
):
1.7ns typical
Operating temperature:
0° to 70° C
Temperature coefficient:
100PPM/°C (excludes TD
0
)
Supply voltage V
EE
:
-5VDC
±
5%
Power Dissipation:
290mw typical (no load)
Minimum pulse width:
25% of total delay
DASH NUMBER SPECIFICATIONS
Part
Number
PDU108H-.5
PDU108H-1
PDU108H-2
PDU108H-3
PDU108H-5
PDU108H-10
PDU108H-20
PDU108H-40
PDU108H-50
Incremental Delay
Per Step (ns)
0.5
±
0.3
1.0
±
0.4
2.0
±
0.4
3.0
±
0.5
5.0
±
0.6
10.0
±
1.0
20.0
±
1.5
40.0
±
2.0
50.0
±
2.5
Total
Delay (ns)
3.5
±
1.0
7.0
±
1.0
14
±
1.0
21
±
1.0
35
±
1.7
70
±
3.5
140
±
7.0
280
±
14.0
350
±
17.5
NOTE: Any dash number between .5 and 50
not shown is also available.
©
2001 Data Delay Devices
Doc #97043
10/1/01
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
1
PDU108H
APPLICATION NOTES
ADDRESS UPDATE
The PDU108H is a memory device. As such,
special precautions must be taken when
changing the delay address in order to prevent
spurious output signals. The timing restrictions
are shown in Figure 1.
After the last signal edge to be delayed has
appeared on the OUT pin, a minimum time, T
OAX
,
is required before the address lines can change.
This time is given by the following relation:
T
OAX
= max { (A
i
- A
i-1
) * T
INC
, 0 }
where A
i-1
and A
i
are the old and new address
codes, respectively. Violation of this constraint
may, depending on the history of the input signal,
cause spurious signals to appear on the OUT pin.
The possibility of spurious signals persists until
the required T
OAX
has elapsed.
A similar situation occurs when using the ENB
signal to disable the output while IN is active. In
this case, the unit must be held in the disabled
state until the device is able to “clear” itself. This
is achieved by holding the ENB signal high and
the IN signal low for a time given by:
T
DISH
= A
i
* T
INC
Violation of this constraint may, depending on the
history of the input signal, cause spurious signals
to appear on the OUT pin. The possibility of
spurious signals persists until the required T
DISH
has elapsed.
INPUT RESTRICTIONS
There are three types of restrictions on input
pulse width and period listed in the
AC
Characteristics
table. The
recommended
conditions are those for which the delay tolerance
specifications and monotonicity are guaranteed.
The
suggested
conditions are those for which
signals will propagate through the unit without
significant distortion. The
absolute
conditions
are those for which the unit will produce some
type of output for a given input.
When operating the unit between the
recommended and absolute conditions, the
delays may deviate from their values at low
frequency. However, these deviations will remain
constant from pulse to pulse if the input pulse
width and period remain fixed. In other words,
the delay of the unit exhibits frequency and pulse
width dependence when operated beyond the
recommended conditions. Please consult the
technical staff at Data Delay Devices if your
application has specific high-frequency
requirements.
Please note that the increment tolerances listed
represent a design goal. Although most delay
increments will fall within tolerance, they are not
guaranteed throughout the address range of the
unit. Monotonicity is, however, guaranteed over
all addresses.
A2-A0
T
AENS
ENB
T
ENIS
IN
TD
A
OUT
A
i-1
T
OAX
T
AIS
A
i
PW
IN
T
DISH
PW
OUT
T
DISO
Figure 1: Timing Diagram
Doc #97043
10/1/01
DATA DELAY DEVICES, INC.
Tel: 973-773-2299
Fax: 973-773-9672
http://www.datadelay.com
2
PDU108H
DEVICE SPECIFICATIONS
TABLE 1: AC CHARACTERISTICS
PARAMETER
Total Programmable Delay
Inherent Delay
Disable to Output Low Delay
Address to Enable Setup Time
Address to Input Setup Time
Enable to Input Setup Time
Output to Address Change
Disable Hold Time
Absolute
Input Period
Suggested
Recommended
Absolute
Input Pulse Width
Suggested
Recommended
SYMBOL
TD
T
TD
0
T
DISO
T
AENS
T
AIS
T
ENIS
T
OAX
T
DISH
PER
IN
PER
IN
PER
IN
PW
IN
PW
IN
PW
IN
MIN
TYP
7
2.8
1.7
UNITS
T
INC
ns
ns
ns
ns
ns
1.0
3.6
3.6
See Text
See Text
20
50
200
10
25
100
% of TD
T
% of TD
T
% of TD
T
% of TD
T
% of TD
T
% of TD
T
TABLE 2: ABSOLUTE MAXIMUM RATINGS
PARAMETER
DC Supply Voltage
Input Pin Voltage
Storage Temperature
Lead Temperature
SYMBOL
V
EE
V
IN
T
STRG
T
LEAD
MIN
-7.0
V
EE
- 0.3
-55
MAX
0.3
0.3
150
300
UNITS
V
V
C
C
NOTES
10 sec
TABLE 3: DC ELECTRICAL CHARACTERISTICS
(0C to 75C)
PARAMETER
High Level Output Voltage
Low Level Output Voltage
High Level Input Voltage
Low Level Input Voltage
High Level Input Current
Low Level Input Current
SYMBOL
V
OH
V
OL
V
IH
V
IL
I
IH
I
IL
MIN
TYP
-0.960
-1.650
-0.980
-1.650
10
-20
MAX
UNITS
V
V
V
V
mA
mA
NOTES
V
IH
= MAX,50Ω to -2V
V
IL
= MIN, 50Ω to -2V
V
IH
= MAX
V
IL
= MIN
Doc #97043
10/1/01
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
3
PDU108H
PACKAGE DIMENSIONS
16 15
10
9
.400
TYP.
1 2
6
7
8
.800 TYP.
.020 .320
TYP. MAX.
.150
±.030
.018
TYP.
.100
TYP.
.700 TYP.
.010 TYP.
.300
TYP.
PDU108H-xx (Commercial DIP)
PDU108H-xxM (Military DIP)
.020 TYP.
16 15 14 13 12 11 10
9
.040
TYP.
.010±.002
.710 .590
±.005
MAX.
.882
±.005
.007
±.005
1
2
3
4
5
6
7
8
.090
.700
.880±.020
.100
.320
MAX.
.050
±.010
PDU108H-xxC3 (Commercial SMD)
PDU108H-xxMC3 (Military SMD)
Doc #97043
10/1/01
DATA DELAY DEVICES, INC.
Tel: 973-773-2299
Fax: 973-773-9672
http://www.datadelay.com
4
PDU108H
DELAY LINE AUTOMATED TESTING
TEST CONDITIONS
INPUT:
o
o
Ambient Temperature:
25 C
±
3 C
Supply Voltage (Vcc):
-5.0V
±
0.1V
Input Pulse:
Standard 10KH ECL
levels
Source Impedance:
50Ω Max.
Rise/Fall Time:
2.0 ns Max. (measured
between 20% and 80%)
Pulse Width:
PW
IN
= 1.5 x Total Delay
Period:
PER
IN
= 10 x Total Delay
OUTPUT:
Load:
C
load
:
Threshold:
50Ω to -2V
5pf
±
10%
(V
OH
+ V
OL
) / 2
(Rising & Falling)
NOTE:
The above conditions are for test only and do not in any way restrict the operation of the device.
REF
PULSE
GENERATOR
OUT
TRIG
IN
DEVICE UNDER
TEST (DUT)
OUT
IN
TRIG
OSCILLOSCOPE
ADDRESS SELECT
Test Setup
PER
IN
PW
IN
T
RISE
INPUT
SIGNAL
80%
50%
20%
T
FALL
V
IH
80%
50%
20%
V
IL
D
FALL
D
RISE
OUTPUT
SIGNAL
V
OH
50%
50%
V
OL
Timing Diagram For Testing
Doc #97043
10/1/01
DATA DELAY DEVICES, INC.
3 Mt. Prospect Ave. Clifton, NJ 07013
5
查看更多>
晒晒迷你USB冰箱
炎热的夏天,我知道你们都在等它,货真价实,这是一款使用USB端口5V电压供电的冰箱。 USB设备给...
open82977352 创意市集
有限状态机在嵌入式软件中的应用
有限状态机在嵌入式软件中的应用 ...
至芯科技FPGA大牛 FPGA/CPLD
USART的IAP编程,下载不了程序
我的芯片是stm32f103r8。 demo中我把配置文件修改为 #define USE_STM...
crj1986 stm32/stm8
《智能驾驶之激光雷达算法详解》车体的外参标定
本章主要介绍激光雷达的动态外参标定。可以分为以下三个方向: 1、基于道路、标定物的外参标定 这...
lospring 汽车电子
再出一些开发板,价格优惠
1.LM4F launchpad 80包邮江浙沪 2msp430 launchpad 带触摸,5...
fbihjp 淘e淘
供电LDO的选择
我现在需要一个3.3V和一个2.5V供电,之前的设计方案中是使用LDO分别提供这两种电压,现在我想...
scake PCB设计
热门器件
热门资源推荐
器件捷径:
A0 A1 A2 A3 A4 A5 A6 A7 A8 A9 AA AB AC AD AE AF AG AH AI AJ AK AL AM AN AO AP AQ AR AS AT AU AV AW AX AY AZ B0 B1 B2 B3 B4 B5 B6 B7 B8 B9 BA BB BC BD BE BF BG BH BI BJ BK BL BM BN BO BP BQ BR BS BT BU BV BW BX BY BZ C0 C1 C2 C3 C4 C5 C6 C7 C8 C9 CA CB CC CD CE CF CG CH CI CJ CK CL CM CN CO CP CQ CR CS CT CU CV CW CX CY CZ D0 D1 D2 D3 D4 D5 D6 D7 D8 D9 DA DB DC DD DE DF DG DH DI DJ DK DL DM DN DO DP DQ DR DS DT DU DV DW DX DZ
需要登录后才可以下载。
登录取消